# Electrical properties of InP/InGaAs *pnp* heterostructure–emitter bipolar transistor

© Jung-Hui Tsai<sup>¶</sup>, Wen-Chau Liu\*, Der-Feng Guo<sup>+</sup>, Yu-Chi Kang, Shao-Yen Chiu•, Wen-Shiung Lour•

Department of Electronic Engineering, National Kaohsiung Normal University,

116 Ho-ping 1 st Road, Kaohsiung 802, Taiwan

\* Institude of Microelectronics, Department of Electrical Engineering, National Cheng-Kung University,

<sup>+</sup> Department of Electronic Engineering, Air Force Academy,

Kaohsiung, Taiwan

Department of Electrical Engineering, National Taiwan Ocean University,

2 Peining Road, Keelung, Taiwan

(Получена 20 июня 2007 г. Принята к печати 29 июня 2007 г.)

The dc performances of an InP/InGaAs pnp heterostructure-emitter bipolar transistor have been investigated by theoretical analysis and experimental results. Though the valence band discontinuity at InP/InGaAs heterojunction is relatively large, the addition of a heavy-doped as well as thin  $p^+$ -InGaAs emitter layer between p-InP confinement and  $n^+$ -InGaAs base layers effectively eliminates the potential spike at emitter–base junction, lowers the emitter–collector offset voltage, and increases the potential barrier for electrons, simultaneously. Experimentally, a high current gain of 88 and a low offset voltage of 54 mV have been achieved.

PACS: 85.30.Pq, 73.40.Kp

## 1. Introduction

Over the past years, InP-based heterojunction bipolar transistors (HBTs) have been widely used in microwave performance applications such as optical communications, low 1/f noise characteristics, high-frequency circuit applications [1,2]. As compared with the GaAs-based HBTs, the major advantages of InP/InGaAs HBTs includes

- 1) lower surface recombination velocity,
- 2) lower turn-on voltage,
- 3) lower electron effective mass,
- 4) higher electron mobility, and

5) high etching selectivity between InP and InGaAs [3,4].

Previously, *npn* HBTs in combination with *pnp* HBTs had been employed for complementary integrated circuits and push-pull microwave amplifiers [5.6]. However, these applications were limited by low current gains of *pnp* HBTs resulting part from the low hole mobility. With respect to the conventional InP/InGaAs *pnp* HBTs, the large conduction band discontinuity ( $\Delta E_c \approx 0.271 \text{ eV}$ ) could introduce excellent confinement effect for electron. However, the potential spike at base-emitter (B-E) junction caused by the relatively large valence band discontinuity ( $\Delta E_v \approx 0.345 \text{ eV}$ ) will result in a relatively large emitter-collector offset voltage ( $\Delta V_{\text{EC}}$ ) and increase unnecessary power consumption in digital circuit applications [7].

Though the compositionally graded emitter has been made to smooth out the spike for the AlGaAs/GaAs *npn* HBTs [8], it is not applicable for the InP/InGaAs material systems owing to the lattice matched limitation. Another, the setback *npn* HBTs using an undoped setback layer at B-E junction can lower the energy band at the emitter side [9]. However, the potential spike might be not

completely eliminated unless the setback layer is thick enough. Then it will increase the spacer recombination currents and degrade the current gain. Furthermore, an improved device structure, i.e., *npn* heterostructure-emitter bipolar transistor (HEBT), has been realized to eliminate the potential spike by way of the insertion of a small energy-gap emitter layer between confinement and base layers [10–12]. The confinement layer could keep good confinement effect for holes injecting from base into the emitter and the small energy-gap emitter layer helps to decrease the potential spike. Nevertheless, if the small energy-gap emitter layer is too thick, the transistor will act with inferior confinement effect. Then, the charge storage in neutral-emitter region enhances the base recombination current and increases the total base current [11].

Until now, only few InP/InGaAs pnp HBTs were reported and the offset voltage were relatively large [13,14]. In this article, the structure design and dc characteristic of an InP/InGaAs pnp HEBT are demonstrated for substantially decreasing the potential spike. Excellent device performances including a high current gain and a low offset voltage are depicted.

#### 2. Experiments

The studied InP/InGaAs *pnp* HEBT was grown on an (100) oriented semi-insulating InP substrate by low-pressure metal-organic chemical vapor deposition (LP-MOCVD). The device's structure consisted of

a  $0.5\,\mu\text{m}$   $p^+ = 10^{19}\text{cm}^{-3}$  In<sub>0.53</sub>Ga<sub>0.47</sub>As subcolector layer,

a  $0.5\,\mu\text{m}$   $p^- = 5 \cdot 10^{16}\,\text{cm}^{-3}$  In<sub>0.53</sub>Ga<sub>0.47</sub>As collector layer,

a 500 Å  $n^+ = 5 \cdot 10^{18} \text{ cm}^{-3} \text{ In}_{0.53}\text{Ga}_{0.47}\text{As}$  base layer,

<sup>1</sup> University Road, Tainan, Taiwan

<sup>¶</sup> E-mail: jhtsai@nknucc.nknu.edu.tw



Figure 1. Schematic cross section of the experimental device.

a 120 Å  $p^+ = 10^{18} \text{ cm}^{-3} \text{ In}_{0.53}\text{Ga}_{0.47}\text{As emitter layer,}$ a 0.1  $\mu$ m  $p = 5 \cdot 10^{17} \text{ cm}^{-3}$  InP confinement layer, and a 0.3  $\mu$ m  $p^+ = 10^{19} \text{ cm}^{-3} \text{ In}_{0.53}\text{Ga}_{0.47}\text{As cap layer.}$ 

Trimethylindium (TMI), trimethylgallium (TEG), phosphine (PH<sub>3</sub>), and arsine (AsH<sub>3</sub>) were used as In, Ga, P, and As source, respectively. Silane (SiH<sub>4</sub>) and dimethylzinc (DMZ) were used as the dopants for *n* and *p* layers, respectively. After the epitaxial growth, the conventional photolithography, vacuum evaporation and wet selective etching processes were used to fabricate the device. The *n*-and *p*-type ohmic contact metals were AuGeNi and AuZn, respectively. The emitter area was  $50 \times 50 \,\mu\text{m}^2$ . Schematic cross section of the studied InP/InGaAs *pnp* HEBT is shown in Fig. 1.

### 3. Results and discussion

By solving the Poisson's equation, the band diagrams near the emitter-base (E-B) junction at equilibrium and under forward biases for the experimental device are plotted in Fig. 2. Obviously, the potential spike at E-B junction can be completely eliminated due to the employments of a heavydoped as well as thin  $p^+$ -InGaAs emitter layer between p-InP confinement and  $n^+$ -InGaAs base layers, even at  $V_{\rm EB} = 0.2$  V. The thin  $p^+$ -InGaAs emitter layer may help to promote the energy band at emitter side and increase the effective potential barrier for electrons. Thus, the transistor actions with high emitter injection efficiency and current gain are expectable. Usually, the offset voltage can be expressed as [7]

$$\Delta V_{\rm EC} = \Delta V + \frac{KT}{q} \ln\left(\frac{1}{\alpha_{\rm t} \gamma_{\rm C}}\right),\tag{1}$$

where  $\Delta V$ ,  $\alpha_t$  and  $\gamma_C$  are the potential spike, the forward transport factor, and the collector injection efficiency, respectively. The offset voltage could be decreased with the elimination or reduction of the potential spike at E-B

junction. The influence of the thin  $p^+$ -InGaAs emitter layer on the potential spike is discussed as follows.

Fig. 3 shows the varieties of valence-band diagrams near the depleted E-B junction for the 120 Å-emitter layers with the different doped concentrations at equilibrium. Cleanly, than the beavier doped concentration is, the higher the valence band energy at the emitter side is. As found in the figure, the doped concentration must be greater that  $5 \cdot 10^{17}$  cm<sup>-3</sup> and then the potential spike at E-B junction could be substantially removed. In additon, at equilibrium the varieties of valence-band diagrams near the depleted E-B junction for the device with different thickness of the  $p^+$ -InGaAs emitter layer, which the doping concentration of  $p^+$ -InGaAs emitter layer is fixed as  $10^{18}$  cm<sup>-3</sup>, are shown in



**Figure 2.** Band diagrams near the emitter-base junction of the experimental device at equilibrium and under forward biases  $V_{\text{EB}}$ .



**Figure 3.** Valence-band diagrams near the depleted emitter-base junction for the  $p^+$ -InGaAs emitter layer with different doped concentrations at equilibrium. The thickness of emitter layer is 120 Å.

Физика и техника полупроводников, 2008, том 42, вып. 3

Fig. 4. Apparently, the potential spike could not be removed until the  $p^+$ -InGaAs emitter layer is increased up to 120 Å. A thicker *p*-InGaAs emitter layer can further promote the valence band at emitter side, but too thick InGaAs layer will result in a large space-charge recombination current and degrade the current gain. Therefore, 120 Å  $p^+ = 10^{18}$  cm<sup>-3</sup> In<sub>0.53</sub>Ga<sub>0.47</sub>As emitter layer of the experimental device is proper to achieve high current gain and low offset voltage, simultaneously.

The typical common-emitter current-voltage (I-V) characteristics of the experiment device at room temperature, measured by an HP4155B semiconductor parameter analyzer, are illustrated in Fig. 5. The base current  $I_{\rm B}$  is applied by  $-5\mu$ A/step. The transistor's performance exhibits a



**Figure 4.** Varieties of valence-band diagrams near the depleted emitter-base junction of the devices with different thickness of the  $p^+$ -InGaAs emitter layer at equilibrium. The doping concentration of  $p^+$ -InGaAs emitter layer is  $10^{18} \text{ cm}^{-3}$ .



**Figure 5.** Common-emitter current–voltage characteristic of the experimental device.



**Figure 6.** Enlarged view of the current–voltage characteristic near the origin.



Figure 7. Measured Gummel plots of the experimental device.

maximum (in absolute value) collector current of -3.7 mAand a maximum current gain of 88, respectively. Fig. 6 depicts the enlarged view near the origin of the I-Vcharacteristic. A relatively low offset voltage of only 54 mV is observed at  $I_{\rm B} = -5\mu$ A. To our knowledge, the offset voltage of the studied device is the lowest value among of the reported InP/InGaAs *pnp* HBTs [13,14].

Fig. 7 illustrates the Gummel plots of the studied device at  $V_{\text{CB}} = 0$ . The ideality factor  $n_{\text{C}}$  for collector current is nearly equal to unity at low current level. This means that the thermionic-emission and diffusion mechanisms dominate the hole transportation across the E-B junction. Also, a low turn-on voltage of E-B junction about 0.37 V is obtained at the current level of 0.1 mA, attributed to the reduction of the potential spike and the use of the small energy-gap



**Figure 8.** Current gain as a function of collector current at  $V_{\rm CB} = 0$ .

InGaAs base. This low junction turn-on voltage can reduce the operating voltage and decrease the power consumption in circuit applications. On the other hand, the ideality factor  $n_{\rm B}$  for base current is equal to 1.2 at low current level, which means that the addition of a thin  $p^+$ -InGaAs emitter layer does not increase the base recombination current excessively and degrade the device performance. The dependence of current gain on the collector current at  $V_{\rm CB} = 0$  is shown in Fig. 8. Based on the reduction of potential spike at the E-B junction, a high current gain is observed at low current level. Thus, the studied device exhibiting high device linearity, i.e., current gain  $\beta$  versus collector current  $I_{\rm C}$ , is proper for linear amplifier applications.

### 4. Conclusion

The characteristics of the InP/InGaAs pnp HEBT have been fabricated and investigated. The structure design of the thin emitter layer is also illustrated. A high current gain of 88 and a low offset voltage of 54 mV are achieved by the use of a heavy-doped as well as thin  $p^+$ -InGaAs emitter layer at E-B junction. Consequently, the demonstrated device shows good potentiality for linear amplifiers and low power complementary integrated circuit applications.

This work was supported by the National Science Council of the Republic of China under Contract NSC 95-2221-E-017-013.

#### References

- Y. Baeyens, C. Dorschky, N. Weimann, Q. Lee, R. Kopf, G. Georgiou, J.P. Mattia, R. Hamm, Y.K. Chen. IEEE Trans. Microwave Theory and Techniques, 48, 2403 (2000).
- [2] H. Asahi, K. Konishi, O. Maeda, A. Ayabe, H.J. Lee, A. Mizobata, K. Asami, S. Gonda. J. Cryst. Growth, 227– 228, 307 (2001).
- [3] K. Yang, J.C. Cowles, J.R. East, G.I. Haddad. IEEE Trans. Electron., Dev., 42, 1047 (1995).
- [4] J.H. Tsai. Appl. Phys. Lett., 83, 2695 (2003).
- [5] K.W. Kobayashi, D.K. Umemoto, J.R. Velebir, jr., A.K. Oki, D.C. Streit. IEEE J. Sol. St. Circuits, 28, 1011 (1993).

- [6] S. Donald, D. Pavlidis. Sol. St. Electron., 43, 1507 (1999).
- [7] S.C. Lee, J.N. Kau, H.H. Lin. Appl. Phys. Lett., **45**, 1114 (1984).
- [8] J.J. Huang, M. Hattendorf, M. Feng, D.J.H. Lambert, B.S. Shelton, M.M. Wong, U. Chowdhury, T.G. Zhu, H.K. Kwon, R.D. Dupuis. IEEE Electron. Dev. Lett., 22, 157 (2001).
- [9] J.J. Liou, C.S. Ho, L.L. Liou, C.I. Huang. Sol. St. Electron., 36, 819 (1993).
- [10] H.R. Chen, C.Y. Chang, C.P. Lee, C.H. Huang, J.S. Tsang, K.L. Tsai. IEEE Electron. Lett., 15, 336 (1994).
- [11] J.H. Tsai, S.Y. Cheng, L.W. Laih, W.C. Liu, H.H. Lin. Superlat. Microstruct., 23, 1297 (1998).
- [12] J.H. Tsai, K.P. Zhu, Y.C. Chu, S.Y. Chiu. Mater. Chem. Phys., 87, 435 (2004).
- [13] L.M. Lunardi, S. Chandrasekhar, R.A. Hamm. IEEE Electron. Dev. Lett., 14, 19 (1993).
- [14] D. Cui, S. Hsu, D. Pavlidis. IEEE Int. Conf. on Indium Phosphide and Related Mater., N 224 (2001).

Редактор Т.А. Полянская