## Silicon Nanowire Parameter Extraction Using DFT and Comparative Performance Analysis of SiNWFET and CNTFET Devices

© B. Singh<sup>1</sup>, B. Prasad<sup>1</sup>, D. Kumar<sup>2</sup>

 <sup>1</sup> Department of Electronic Science, Kurukshetra University-136119, India
<sup>2</sup> J.C. Bose University of Science and Technology, Faridabad-121006, India
E-mail: bhoopsaini11@kuk.ac.in

Received April 6, 2020 Revised August 11, 2020 Accepted for publication August 13, 2020

The performance and scalability of silicon nanowire field-effect transistor (SiNWFET) and carbon nanotube field-effect transistor (CNTFET) with surround gate geometry are studied using such tools as material exploration and design analysis (MedeA) and device modeling and simulation SilvacoTCAD. The SiNWFET and CNTFET with gate-all-around (GAA) structure offer good gate electrostatic control, high On-current, and better suppression of short-channel effects with complete encirclement of the device channel. Rather than using the bulk properties of silicon, estimation of properties SiNW was made using MedeA VASP tool based on density functional theory (DFT). In this study, the device input ( $I_{\rm D}$ - $V_{\rm GS}$ ) and output ( $I_{\rm D}$ - $V_{\rm DS}$ ) have been analyzed and parameters like threshold voltage,  $I_{\rm On}/I_{\rm Off}$  ratio, drain induced barrier lowering, and sub-threshold slope extracted, and comparison is made between SiNWFET and CNTFET devices. The results point towards the DFT-based material parameter estimation to incorporate the quantum effects and usage of SiNW/CNT-based GAA structure utility below 10 nm to meet scaling targets. The results suggest that the SiNWFET and CNTFET device with GAA geometry could be better alternative to conventional MOSFETs and FinFET for numerous high-performance and low-power device applications.

Keywords: SiNWFET, CNTFET, FINFET, DFT, VASP, TCAD.

Full text of the paper will appear in journal SEMICONDUCTORS.