## Effect of Submicron Structural Parameters on the Performance of a Multi-Diode CMOS Compatible Silicon Avalanche Photodetector

© K. Majumder<sup>1</sup>, P. Rakshit<sup>2</sup>, N. Ranjan Das<sup>2</sup>

 <sup>1</sup> Academy of Technology, Maulana Abul Kalam Azad University of Technology, G.T. Road, Adisaptagram, Aedconagar, Hooghly-712121, WB, India
<sup>2</sup> Institute of Radio Physics and Electronics, University of Calcutta, 92, A. P. C. Road, Kolkata-700009, WB, India
E-mail: kanishka.majumder83@gmail.com

Received February 2, 2020 Revised May 14, 2020 Accepted May 15, 2020

We present a theoretical study on gain and bandwidth of a CMOS-compatible submicron multi-diode Si avalanche photo-detector suitable for operation at high speed and moderate voltage. A two-dimensional model is used to obtain the avalanche build-up of carriers in the depleted region considering the dead-space effect. The regions between fingers are discretized to sub-regions, and the carriers are specified by their energy and position indices. The model also considers the effects of carriers diffusion from the substrate region, and the parasitic effects due to the presence of multiple diodes in lateral configuration. The gain and frequency response data obtained from the model are shown to be in good agreement with experimental data taken from literature. The results are shown for variation of gain and bandwidth with substrate thickness, finger spacing, and number of diodes. It has also been shown that there exists optimum choice of substrate thickness so that the gain?bandwidth product reaches maximum keeping other parameters constant.

Keywords: dead-space effect, impact ionization, lateral CMOS p-i-n, Si-avalanche photo-detector, gainbandwidth.

Full text of the paper will appear in journal SEMICONDUCTORS.